# Memory Tagging Extension (MTE) in AArch64 Linux

Authors: Vincenzo Frascino < vincenzo.frascino@arm.com>
Catalin Marinas < catalin.marinas@arm.com>

Date: 2020-02-25

This document describes the provision of the Memory Tagging Extension functionality in AArch64 Linux.

## Introduction

ARMv8.5 based processors introduce the Memory Tagging Extension (MTE) feature. MTE is built on top of the ARMv8.0 virtual address tagging TBI (Top Byte Ignore) feature and allows software to access a 4-bit allocation tag for each 16-byte granule in the physical address space. Such memory range must be mapped with the Normal-Tagged memory attribute. A logical tag is derived from bits 59-56 of the virtual address used for the memory access. A CPU with MTE enabled will compare the logical tag against the allocation tag and potentially raise an exception on mismatch, subject to system registers configuration.

# **Userspace Support**

When CONFIG\_ARM64\_MTE is selected and Memory Tagging Extension is supported by the hardware, the kernel advertises the feature to userspace via HWCAP2 MTE.

# PROT MTE

To access the allocation tags, a user process must enable the Tagged memory attribute on an address range using a new prot flag for mmap () and mprotect ():

PROT MTE - Pages allow access to the MTE allocation tags.

The allocation tag is set to 0 when such pages are first mapped in the user address space and preserved on copy-on-write. MAP\_SHARED is supported and the allocation tags can be shared between processes.

Note: PROT\_MTE is only supported on MAP\_ANONYMOUS and RAM-based file mappings (tmpfs, memfd). Passing it to other types of mapping will result in -EINVAL returned by these system calls.

Note: The PROT MTE flag (and corresponding memory type) cannot be cleared by mprotect ().

Note: madvise() memory ranges with MADV\_DONTNEED and MADV\_FREE may have the allocation tags cleared (set to 0) at any point after the system call.

### **Tag Check Faults**

When  $PROT\_MTE$  is enabled on an address range and a mismatch between the logical and allocation tags occurs on access, there are three configurable behaviours:

- Ignore This is the default mode. The CPU (and kernel) ignores the tag check fault.
- Synchronous The kernel raises a SIGSEGV synchronously, with .si\_code = SEGV\_MTESERR and .si\_addr = <fault-address>. The memory access is not performed. If SIGSEGV is ignored or blocked by the offending thread, the containing process is terminated with a coredump.
- Asynchronous The kernel raises a SIGSEGV, in the offending thread, asynchronously following one or multiple tag check faults, with .si code = SEGV MTEAERR and .si addr = 0 (the faulting address is unknown).
- Asymmetric Reads are handled as for synchronous mode while writes are handled as for asynchronous mode.

The user can select the above modes, per thread, using the prctl(PR\_SET\_TAGGED\_ADDR\_CTRL, flags, 0, 0, 0) system call where flags contains any number of the following values in the PR\_MTE\_TCF\_MASK bit-field:

- PR\_MTE\_TCF\_NONE  $\hat{A}$  Ignore tag check faults (ignored if combined with other options)
- PR\_MTE\_TCF\_SYNC Synchronous tag check fault mode
- PR MTE TCF ASYNC Asynchronous tag check fault mode

If no modes are specified, tag check faults are ignored. If a single mode is specified, the program will run in that mode. If multiple modes are specified, the mode is selected as described in the "Per-CPU preferred tag checking modes" section below.

The current tag check fault configuration can be read using the  $prctl(PR\_GET\_TAGGED\_ADDR\_CTRL, 0, 0, 0, 0)$  system call. If multiple modes were requested then all will be reported.

Tag checking can also be disabled for a user thread by setting the PSTATE. TCO bit with MSR TCO, #1.

**Note**: Signal handlers are always invoked with PSTATE.TCO = 0, irrespective of the interrupted context. PSTATE.TCO is restored on signeturn().

Note: There are no match-all logical tags available for user applications.

Note: Kernel accesses to the user address space (e.g. read() system call) are not checked if the user thread tag checking mode is PR\_MTE\_TCF\_NONE or PR\_MTE\_TCF\_ASYNC. If the tag checking mode is PR\_MTE\_TCF\_SYNC, the kernel makes a best effort to check its user address accesses, however it cannot always guarantee it. Kernel accesses to user addresses are always performed with an effective PSTATE.TCO value of zero, regardless of the user configuration.

# Excluding Tags in the IRG, ADDG and SUBG instructions

The architecture allows excluding certain tags to be randomly generated via the GCR\_EL1.Exclude register bit-field. By default, Linux excludes all tags other than 0. A user thread can enable specific tags in the randomly generated set using the prctl(PR\_SET\_TAGGED\_ADDR\_CTRL, flags, 0, 0, 0) system call where flags contains the tags bitmap in the PR MTE TAG MASK bit-field.

**Note**: The hardware uses an exclude mask but the prot1() interface provides an include mask. An include mask of 0 (exclusion mask 0xffff) results in the CPU always generating tag 0.

# Per-CPU preferred tag checking mode

On some CPUs the performance of MTE in stricter tag checking modes is similar to that of less strict tag checking modes. This makes it worthwhile to enable stricter checks on those CPUs when a less strict checking mode is requested, in order to gain the error detection benefits of the stricter checks without the performance downsides. To support this scenario, a privileged user may configure a stricter tag checking mode as the CPU's preferred tag checking mode.

The preferred tag checking mode for each CPU is controlled by /sys/devices/system/cpu/cpu<N>/mte\_tcf\_preferred, to which a privileged user may write the value async, sync or asymm. The default preferred mode for each CPU is async.

To allow a program to potentially run in the CPU's preferred tag checking mode, the user program may set multiple tag check fault mode bits in the flags argument to the protl (PR\_SET\_TAGGED\_ADDR\_CTRL, flags, 0, 0, 0) system call. If both synchronous and asynchronous modes are requested then asymmetric mode may also be selected by the kernel. If the CPU's preferred tag checking mode is in the task's set of provided tag checking modes, that mode will be selected. Otherwise, one of the modes in the task's mode will be selected by the kernel from the task's mode set using the preference order:

- 1. Asynchronous
- 2. Asymmetric
- 3. Synchronous

Note that there is no way for userspace to request multiple modes and also disable asymmetric mode.

#### **Initial process state**

On execve (), the new process has the following configuration:

- PR TAGGED ADDR ENABLE set to 0 (disabled)
- No tag checking modes are selected (tag check faults ignored)
- PR MTE TAG MASK set to 0 (all tags excluded)
- ullet PSTATE.TCO set to 0
- PROT MTE not set on any of the initial memory maps

On fork(), the new process inherits the parent's configuration and memory map attributes with the exception of the madvise() ranges with  $madv_wipeonfork$  which will have the data and tags cleared (set to 0).

#### The ptrace() interface

PTRACE\_PEEKMTETAGS and PTRACE\_POKEMTETAGS allow a tracer to read the tags from or set the tags to a tracee's address space. The ptrace() system call is invoked as ptrace(request, pid, addr, data) where:

- request one of PTRACE PEEKMTETAGS or PTRACE POKEMTETAGS.
- pid the tracee's PID.
- addr address in the tracee's address space.
- data pointer to a struct invect where inverted base points to a buffer of inverted length in the tracer's address space.

The tags in the tracer's <code>iov\_base</code> buffer are represented as one 4-bit tag per byte and correspond to a 16-byte MTE tag granule in the tracer's address space.

Note: If addr is not aligned to a 16-byte granule, the kernel will use the corresponding aligned address.

ptrace() return value:

- 0 tags were copied, the tracer's iov\_len was updated to the number of tags transferred. This may be smaller than the
  requested iov\_len if the requested address range in the tracer's or the tracer's space cannot be accessed or does not have
  valid tags.
- -EPERM the specified process cannot be traced.
- -EIO the tracee's address range cannot be accessed (e.g. invalid address) and no tags copied. iov len not updated.

- -EFAULT fault on accessing the tracer's memory (struct iovec or iov\_base buffer) and no tags copied. iov\_len not updated.
- -EOPNOTSUPP the tracee's address does not have valid tags (never mapped with the PROT MTE flag). iov len not updated.

Note: There are no transient errors for the requests above, so user programs should not retry in case of a non-zero system call return

PTRACE\_GETREGSET and PTRACE\_SETREGSET with addr == ``NT\_ARM\_TAGGED\_ADDR\_CTRL allow ptrace() access to the tagged address ABI control and MTE configuration of a process as per the prctl() options described in Documentation/arm64/tagged-address-abi.rst and above. The corresponding regset is 1 element of 8 bytes (sizeof(long)).

## **Core dump support**

The allocation tags for user memory mapped with PROT\_MTE are dumped in the core file as additional PT\_ARM\_MEMTAG\_MTE segments. The program header for such segment is defined as:

The tags are stored in the core file at p\_offset as two 4-bit tags in a byte. With the tag granule of 16 bytes, a 4K page requires 128 bytes in the core file.

# **Example of correct usage**

MTE Example code

```
* To be compiled with -march=armv8.5-a+memtag
#include <errno.h>
#include <stdint.h>
#include <stdio.h>
#include <stdlib.h>
#include <unistd.h>
#include <sys/auxv.h>
#include <sys/mman.h>
#include <sys/prctl.h>
* From arch/arm64/include/uapi/asm/hwcap.h
#define HWCAP2 MTE
                                   (1 << 18)
* From arch/arm64/include/uapi/asm/mman.h
#define PROT MTE
                                     0x20
* From include/uapi/linux/prctl.h
#define PR SET TAGGED ADDR CTRL 55
#define PR GET TAGGED ADDR CTRL 56
# define PR_TAGGED_ADDR_ENABLE (1UL << 0)</pre>
                              1
(OUL << PR_MTE_TCF_SHIFT)
(1UL << PR_MTE_TCF_SHIFT)
(2UL << PR_MTE_TCF_SHIFT)
(3UL << PR_MTE_TCF_SHIFT)
# define PR MTE TCF SHIFT
# define PR MTE TCF NONE
# define PR MTE TCF SYNC
# define PR MTE TCF ASYNC
# define PR MTE TCF MASK
# define PR MTE TAG SHIFT
# define PR MTE TAG MASK
                                   (0xffffUL << PR MTE TAG SHIFT)
\ensuremath{^{\star}} Insert a random logical tag into the given pointer.
#define insert_random_tag(ptr) ({
       uint64 t val;
        asm("irg %0, %1" : "=r" (__val) : "r" (ptr));
        __val;
})
```

```
^{\star} Set the allocation tag on the destination address.
#define set tag(tagged addr) do {
       asm volatile("stg %0, [%0]" :: "r" (tagged_addr) : "memory"); \
int main()
       unsigned char *a;
       unsigned long page sz = sysconf( SC PAGESIZE);
       unsigned long hwcap2 = getauxval(AT HWCAP2);
        /* check if MTE is present */
       if (!(hwcap2 & HWCAP2_MTE))
               return EXIT FAILURE;
        ^{\star} Enable the tagged address ABI, synchronous or asynchronous MTE
        * tag check faults (based on per-CPU preference) and allow all
        * non-zero tags in the randomly generated set.
       if (prctl(PR SET TAGGED ADDR CTRL,
                 PR_TAGGED_ADDR_ENABLE | PR_MTE_TCF_SYNC | PR_MTE_TCF_ASYNC |
                 (0xfffe << PR MTE TAG SHIFT),
                 0, 0, 0)) {
               perror("prctl() failed");
               return EXIT FAILURE;
       a = mmap(0, page_sz, PROT_READ | PROT WRITE,
                MAP PRIVATE | MAP ANONYMOUS, -1, 0);
       if (a == MAP FAILED) {
               perror("mmap() failed");
               return EXIT FAILURE;
        ^{\star} Enable MTE on the above anonymous mmap. The flag could be passed
        * directly to mmap() and skip this step.
       return EXIT FAILURE;
       }
       /* access with the default tag (0) */
       a[0] = 1;
       a[1] = 2;
       printf("a[0] = hhu a[1] = hhu n", a[0], a[1]);
       /* set the logical and allocation tags */
       a = (unsigned char *)insert random tag(a);
       set_tag(a);
       printf("%p\n", a);
       /* non-zero tag access */
       printf("a[0] = hhu a[1] = hhu n", a[0], a[1]);
        * If MTE is enabled correctly the next instruction will generate an
        * exception.
       printf("Expecting SIGSEGV...\n");
       a[16] = 0xdd;
       /* this should not be printed in the PR MTE TCF SYNC mode */
       printf("...haven't got one\n");
       return EXIT FAILURE;
```